## **Experiment 3**

**<u>Aim</u>** - To verify the truth table of full adder by using XOR and NAND gates

**Tools Used** – Circuitverse

## **Theory**

Adders are digital circuits that carry out addition of numbers. Adders are a key component of arithmetic logic unit. Adders can be constructed for most of the numerical representations like Binary Coded Decimal (BCD), Excess – 3, Gray code, Binary etc. out of these, binary addition is the most frequently performed task by most common adders. Apart from addition, adders are also used in certain digital applications like table index calculation, address decoding etc.

Binary addition is similar to that of decimal addition. Some basic binary additions are shown below.

## 1)Full Adder

Full adder is a digital circuit used to calculate the sum of three binary bits. Full adders are complex and difficult to implement when compared to half adders. Two of the three bits are same as before which are A, the augend bit and B, the addend bit. The additional third bit is carry bit from the previous stage and is called 'Carry' – in generally represented by CIN. It calculates the sum of three bits along with the carry. The output carry is called Carry – out and is represented by Carry OUT. The block diagram of a full adder with A, B and CIN as inputs and S, Carry OUT as outputs is shown below.



Full Adder Block Diagram

| Input |   |     | Output |       |
|-------|---|-----|--------|-------|
| Α     | В | Cin | Sum    | Carry |
| 0     | 0 | 0   | 0      | 0     |
| 0     | 0 | 1   | 1      | 0     |
| 0     | 1 | 0   | 1      | 0     |
| 0     | 1 | 1   | 0      | 1     |
| 1     | 0 | 0   | 1      | 0     |
| 1     | 0 | 1   | 0      | 1     |
| 1     | 1 | 0   | 0      | 1     |
| 1     | 1 | 1   | 1      | 1     |

**Full Adder Truth Table** 



Full Adder Logic Diagram

Based on the truth table, the Boolean functions for Sum (S) and Carry – out (COUT) can be derived using K-Map.

| Α \ | BC <sub>IN</sub> 00 | 01 | 11 | 10 |  |  |  |  |  |
|-----|---------------------|----|----|----|--|--|--|--|--|
| 0   | 0                   | 1  | 0  | 1  |  |  |  |  |  |
| 1   | 1                   | 0  | 1  | 0  |  |  |  |  |  |

The K-Map simplified equation for sum is S = A'B'Cin + A'BCin' + ABCin

| A |   | BC <sub>IN</sub> 00 | 01 | 11 | 10 |
|---|---|---------------------|----|----|----|
|   | 0 | 0                   | 0  | 1  | 0  |
|   |   | 0                   | 1  | 1  | 1  |
|   | l |                     |    |    |    |

The K-Map simplified equation for COUT is COUT = AB + ACIN + BCIN

In order to implement a combinational circuit for full adder, it is clear from the equations derived above, that we need four 3-input AND gates and one 4-input OR gates for Sum and three 2-input AND gates and one 3-input OR gate for Carry – out.

## **Observations**





















**Result** – Full adder are successfully constructed and verified